

# Digital Design And Computer Architecture Project Report One:

|                       | TEAM 24   |                                   |
|-----------------------|-----------|-----------------------------------|
| Ahmed Mohamed Ibrahem | 201902227 | s-ahmed.ibrahem@zewailcity.edu.eg |
| Amr Ahmed Elmasry     | 201901202 | s-amr.elmasry@zewailcity.edu.eg   |

## **Project Introduction:**

In this project we are required to form a stopwatch and timer machine using ModelSim software to write the code but at first we need to know the building units (Modules) of this machine and how it's work with the given input to produce the required output and this diagram shows this building units and some specifications about them.



## **Project Methodology:**

The machine should be used as a stopwatch to count up by maximum range one hour (59:59) and also could be used as a timer to count down from the same maximum range.

-So at first we need to modify the ModelSim software clock so that its frequency should be one cycle per second to rise every second.



-Secondly, this modified CLK will be used as an input at the most important module in the machine, The Counter Module, The Counter Module should take some other inputs like The counting mode (up/down) with the set time if down, Start/Stop counting and reset and it will be connected with the Display Module so that the counting displayed on the display screen and the counting process for the two seven-segment (as we use four seven-segment for displaying) responsible for seconds will work as follow, the most right seven-segment starts counting from one to nine then at this moment two process will be done, the first process is that the value of this seven-segment will be reset to be zero again and start doing the same job and the second process is that the seven-segment on the left will be increased by one and this processes will continue until we reach 5 in the left seven-segment so the first seven-segment of the minute will be increase by one and a similar process will be held in the two seven-segment responsible for minutes but with some dependence on that responsible for seconds until we reach 59:59 the counter reset all values to zero again. 4-bit will be used to the seven-segment count up to 9 and 3-bit for those that will count up to 5. This process describes the stopwatch mode and the Timer mode process will be totally opposite.



-then the time of The Register Module has come. The register module consists of four registers each register ia a 4-bit register used to save the bits of the counting or the bits of the time that user had set as if we would need them again and a 4-D flip-flop will be implemented with the 4-bit register. The Register Module works as a bits transporter from the Counter module to The Display Module.



-Finally, we need to display so we use four seven-segment decoders as we mentioned before, two are responsible for displaying seconds counting and the other two are responsible for displaying the minutes counting. Each decoder takes as an input 4-bit comes from the counter after passing through the register to save them and the decoder will display the counting to keep the user updated.



## **Example for the 4-bit input seven-segment decoder:**



| Tasks Distribution                          |                                         |  |
|---------------------------------------------|-----------------------------------------|--|
| Ahmed Mohamed Ibrahem                       | Amr Ahmed Elmasry                       |  |
| CLK Modifier Module in both code and report | Report Introduction                     |  |
| Display Module in both code and report      | Counter Module in both code and report  |  |
| Multiplexer in code                         | Register Module in both code and report |  |

# **HDL** code:

### 1)Counter Code

```
□ //Up and Down counter
     //to be modified in phase2 we integrating
    module counter # (parameter N) (control, clk, reset, out);
       input logic control;
 4
     input logic reset;
 6
     input logic clk;
     output logic [N:0] out;
8
9
       always ff @(posedge clk, posedge reset)
    ₿ begin
10
       if (reset)
11
12
               out <= 0;
13
       else
14
     🗦 begin
               if (control)
15
                       out <= out - 1;
16
17
               else
18
                       out <= out + 1;
19
       end
20
       end
21
22
23
       endmodule
24
```

### 2)CIK Modifier code

```
//used to modify the clock to fit in the system
     module ClockModifier (clkin, clkout);
 2
      input logic clkin;
     output logic clkout;
 4
     int count;
 6
 7
     always ff @(posedge clkin)
 8
    🗎 begin
9
     //here for example if the clock is 1000Hz
     count <= count + 1;
10
11
     if (count == 500)
12
    ₿ begin
13
     if (clkout == 0)
14
     🗎 begin
15
              clkout <= 1;
16
             count <= 0;
17
     - end
18
     else
19
    ₿ begin
20
              clkout <= 0;
21
             count <= 0;
22
     - end
     - end
23
24
     H end
25
      endmodule
```

#### 3)Register code

```
1
      //to store the value of initial timer
     module register (input logic set,
 2
       input logic reset,
 3
       input logic [3:0] in,
 4
 5
       output logic [3:0] out);
 6
7
      always ff @(posedge set)
      if (reset) out <= 4'b0;
 8
      else out <= in;
9
10
11
     endmodule
12
```

#### 4)Multiplexer code

```
module Mux2 (A, B, sel, Y);
 1
2
       input logic A, B, sel;
 3
       output logic Y;
 4
 5
      always comb
 6
     □ begin
 7
 8
       if (sel == 1)
               Y = A;
 9
10
       else
               Y = B;
11
12
      end
13
       endmodule
14
15
```

### 5)Decoders code

```
□ //seven segment decoder for Minutes Tens display
   L//It is implemented by its own as there is an additional case when there is an error
3 ☐ module MinutesTensDecoder (in, segments, Error);
     input logic [2:0] in;
5
     input logic Error;
      output logic [6:0] segments;
6
7
8
      always_comb
9
     if (Error)
10
             segments = 7'b100 1110;
11
      else
12
    case (in)
13
14
     0: segments = 7'blll 1110;
     1: segments = 7'b011_0000;
15
      2: segments = 7'b110 1101;
16
     3: segments = 7'blll 1001;
17
     4: segments = 7'b011 0011;
18
     5: segments = 7'b101 1011;
19
      default: segments = 7'b000_0000;
20
21
22
     endcase
23
     endmodule
24
```

```
🛘 //seven segment decoder for Minutes units display
   //It is implemented by its own as there is an additional case when there is an error
    module MinutesUnitDecoder (in, segments, Error);
      input logic [3:0] in;
     input logic Error;
      output logic [6:0] segments;
 7
      always_comb
 9
      if (Error)
              segments = 7'b111_1000;
10
11
      else
12
    ase (in)
13
14
      0: segments = 7'blll_lll0;
      1: segments = 7'b011_0000;
15
      2: segments = 7'b110_1101;
16
      3: segments = 7'bll1_1001;
      4: segments = 7'b011 0011;
18
      5: segments = 7'b101_1011;
19
      6: segments = 7'b101 1111;
20
      7: segments = 7'b111_0000;
      8: segments = 7'blll_llll;
22
      9: segments = 7'b111_0011;
      default: segments = 7'b000_0000;
24
25
26
     endcase
     endmodule
```

```
//Seven segment Decoder used for seconds display
    module sevenSegmentDecoder(in, segments);
 3
       input logic [3:0] in;
       output logic [6:0] segments;
 4
 6
       always comb
 7
     🗏 case (in)
 9
10
       0: segments = 7'blll 1110;
       1: segments = 7'b011 0000;
11
       2: segments = 7'b110 1101;
12
      3: segments = 7'blll 1001;
13
14
      4: segments = 7'b011 0011;
      | 5: segments = 7'b101_1011;
15
      6: segments = 7'b101 1111;
16
     7: segments = 7'b111 0000;
17
      8: segments = 7'blll 1111;
18
19
      9: segments = 7'b111 0011;
       default: segments = 7'b000_0000;
20
21
22
      endcase
23
       endmodule
24
```